

#### Reminder of MOOC

## Software security based on Isolation



## Agenda

- What is isolation? Why is it important?
- What means of isolation we have today on STM32?
- What is Trustzone? How it works? What are the benefits over current solution?
- Show system integration of TrustZone on STM32L5
- Introduce development flow. CMSIS support of TrustZone





#### Isolate runtime environments

- Separate responsibilities
- Hardware based isolation
- Restrict access to code and data





#### Various means of isolation











#### Various means of isolation







Secure flash

TrustZone



# Cortex M33 and TrustZone Key features

- New processor state
- Real time
  - Low interrupt latency
  - Low state switching overhead
  - Deterministic





Non-Secure State







### Development flow

- Independent development of Secure and Non-Secure
- Secure project exports legal API via Secure gateway library
- Non-Secure project is linked against Secure gateway library
- · Rmk: Build order





## Isolation Features by STM32 Series

| STM32<br>Series | Isolation features    |     |          |           |                |
|-----------------|-----------------------|-----|----------|-----------|----------------|
|                 | Secure<br>mem/<br>HDP | MPU | Firewall | Trustzone | Arm<br>Cortex® |
| STM32 <b>F0</b> |                       |     |          |           | МО             |
| STM32 <b>F1</b> |                       |     |          |           | М3             |
| STM32 <b>F2</b> |                       |     |          |           | М3             |
| STM32 <b>F3</b> |                       |     |          |           | M4             |
| STM32 <b>F4</b> |                       |     |          |           | M4             |
| STM32 <b>F7</b> |                       |     |          |           | M7             |
| STM32 <b>L0</b> |                       |     |          |           | M0+            |
| STM32 <b>L1</b> |                       |     |          |           | М3             |
| STM32 <b>L4</b> |                       |     |          |           | M4             |
| STM32 <b>L5</b> |                       |     |          |           | M33            |
| STM32 <b>H7</b> |                       |     |          |           | M7/M4          |
| STM32 <b>G0</b> |                       |     |          |           | M0+            |
| STM32 <b>G4</b> |                       |     |          |           | M4             |
| STM32 WB        |                       |     |          |           | M4/M0+         |









#### Conclusion

- Isolation means on STM32 families
  - MPU
  - Firewall
  - Secure Memory
  - TrustZone

- Security Part 3: STM32 security features MOOC (link)
- How to enable TrustZone® and start a project with STM32L5 (Youtube <u>link</u>)



